# **Chapter 11 A Complete SystemVerilog Testbench**

This chapter applies the many concepts you have learned about SystemVerilog features to verify a design. The testbench creates constrained random stimulus, and gathers functional coverage. It is structured according to the guidelines from Chapter 8 so you can inject new behavior without modifying the lower-level blocks.

The design is an ATM switch that was shown in Sutherland [2006], who based his SystemVerilog description on an example from Janick Bergeron's Verification Guild. Sutherland took the original Verilog design and used SystemVerilog design features to create a switch that can be configured from 4×4 to 16×16. The testbench in the original example creates ATM cells using \$urandom, overwrites certain fields with ID values, sends them through the device, then checks that the same values were received.

The entire example, with the testbench and ATM switch, is available for download at http://chris.spear.net/systemverilog. This chapter shows just the testbench code.

### 11.1 Design Blocks

The overall connection between the design and testbench, shown in Fig. 11.1, follows the pattern shown in Chapter 4.



Fig. 11.1 The testbench — design environment

The top level of the design is called squat, as shown in Fig. 11.2. The module has 1..N Utopia Rx interfaces that are sending UNI formatted cells. Inside the DUT, cells are stored, converted to NNI format, and forwarded to the Tx interfaces. The forwarding is done according to a lookup table that is addressed with the VPI field of the incoming cell. The table is programmed through the management interface.



Fig. 11.2 Block diagram for the squat design

The top level module in Sample 11.1 defines arrays of interfaces for the Rx and Tx ports.

11.1 Design Blocks 387

### Sample 11.1 Top level module

```
`timescale 1ns/1ns
`define TxPorts 4 // set number of transmit ports
`define RxPorts 4 // set number of receive ports
module top;
  parameter int NumRx = `RxPorts;
  parameter int NumTx = `TxPorts;
  logic rst, clk;
  // System Clock and Reset
  initial begin
    rst = 0; clk = 0;
    #5ns rst = 1;
    #5ns clk = 1;
    #5ns rst = 0; clk = 0;
    forever
      #5ns clk = ~clk;
  end
  Utopia Rx[0:NumRx-1] ();// NumRx x Level 1 Utopia Rx Interface
  Utopia Tx[0:NumTx-1] ();// NumTx x Level 1 Utopia Tx Interface
                         // Utopia management interface
  cpu ifc mif();
  squat #(NumRx, NumTx) squat(Rx, Tx, mif, rst, clk); // DUT
                                                       // Test
  test #(NumRx, NumTx) t1(Rx, Tx, mif, rst);
endmodule : top
```

The testbench program in Sample 11.2 passes the interfaces and signals through the port list. See Section 10.1.4 for a discussion on ports vs. cross module references. The actual testbench code is in the Environment class. The program steps through the phases of the environment. In order to work at a higher level of abstraction, the testbench only uses clocking blocks in the interfaces to synchronize with the DUT, not low level clocks.

### Sample 11.2 Testbench program

```
program automatic test
  #(parameter int NumRx = 4, parameter int NumTx = 4)
  (Utopia.TB_Rx Rx[0:NumRx-1],
    Utopia.TB_Tx Tx[0:NumTx-1],
    cpu_ifc.Test mif,
    input logic rst);

include "environment.sv"
  Environment env;

initial begin
    env = new(Rx, Tx, NumRx, NumTx, mif);
    env.gen_cfg();
    env.build();
    env.run();
    env.wrap_up();
    end
endprogram // test
```

The testbench loads control information into the ATM switch through the Management interface, also known as the CPU interface, shown in Sample 11.3. In this chapter's examples, the interface is only used to load the lookup table that maps VPI to forwarding masks.

### Sample 11.3 CPU Management Interface

Sample 11.4 shows the Utopia interface, which is used by the testbench to communicate with the squat design by transmitting and receiving ATM cells. The interface has clocking blocks for the transmit and receive paths, and modports for the design and testbench connections to the interface.

11.1 Design Blocks 389

### Sample 11.4 Utopia interface

```
interface Utopia #(IfWidth = 8);
  logic [IfWidth-1:0] data;
  bit clk in, clk out;
  bit soc, en, clav, valid, ready, reset, selected;
  ATMCellType ATMcell; // union of structures for ATM cells
  modport TopReceive (
    input data, soc, clav,
    output clk in, reset, ready, clk out, en, ATMcell, valid );
  modport TopTransmit (
    input clav,
    inout selected,
    output clk in, clk out, ATMcell, data, soc, en, valid,
           reset, ready );
  modport CoreReceive (
    input clk in, data, soc, clav, ready, reset,
    output clk out, en, ATMcell, valid );
  modport CoreTransmit (
    input clk in, clav, ATMcell, valid, reset,
    output clk out, data, soc, en, ready );
   clocking cbr @(negedge clk out);
      input clk in, clk out, ATMcell, valid, reset, en, ready;
      output data, soc, clav;
   endclocking : cbr
   modport TB Rx (clocking cbr);
   clocking cbt @(negedge clk out);
      input clk out, clk in, ATMcell, soc, en, valid,
             reset, data, ready;
      output clav;
   endclocking : cbt
   modport TB Tx (clocking cbt);
endinterface
typedef virtual Utopia vUtopia;
typedef virtual Utopia.TB Rx vUtopiaRx;
typedef virtual Utopia.TB Tx vUtopiaTx;
```

The environment class, as shown in Section 8.2.1, is the scaffolding that supports the testbench structure. Inside this class lies the blocks of your layered testbench, such as generators, drivers, monitors, and scoreboard. The environment also controls the sequencing of the four testbench steps: generate a random configuration, build the testbench environment, run the test and wait for it to complete, and a wrapup phase to shut down the system and generate reports. Sample 11.5 shows the ATM environment class. It uses the virtual interface VCPU T defined in Sample 11.3.

Sample 11.5 Environment class header

```
class Environment;
  UNI generator gen[];
  mailbox gen2drv[];
         drv2gen[];
  event
  Driver drv[];
  Monitor mon[];
  Config cfg;
  Scoreboard scb;
  Coverage cov;
  virtual Utopia.TB Rx Rx[];
  virtual Utopia.TB Tx Tx[];
  int numRx, numTx;
  vCPU T mif;
  CPU driver cpu;
  extern function new(input vUtopiaRx Rx[],
                      input vUtopiaTx Tx[],
                      input int numRx, numTx,
                      input vCPU T mif);
  extern virtual function void gen cfg();
  extern virtual function void build();
  extern virtual task run();
  extern virtual function void wrap up();
endclass : Environment
```

With the stestplusargs() system task, the Environment class constructor in Sample 11.6 looks for the VCS switch +ntb\_random\_seed, which sets the random seed for the simulation. The system task svalueplusargs() extracts the value from the switch. Your simulator may have a different way to set the seed. It is important to print the seed in the log file so that if the test fails, you can run it again with the same value.

### Sample 11.6 Environment class methods

```
//-----
// Construct an environment instance
function Environment::new(input vUtopiaRx Rx[],
                       input vUtopiaTx Tx[],
                       input int numRx, numTx,
                       input vCPU T mif);
 this.Rx = new[Rx.size()];
 foreach (Rx[i]) this.Rx[i] = Rx[i];
 this.Tx = new[Tx.size()];
 foreach (Tx[i]) this.Tx[i] = Tx[i];
 this.numRx = numRx;
 this.numTx = numTx;
 this.mif = mif;
 cfg = new(numRx,numTx);
 if ($test$plusargs("ntb random seed")) begin
   int seed;
   $value$plusargs("ntb random seed=%d", seed);
   $display("Simulation run with random seed=%0d", seed);
 end
   $display("Simulation run with default random seed");
endfunction : new
//-----
// Randomize the configuration descriptor
function void Environment::gen cfq();
  'SV RAND CHECK(cfg.randomize());
 cfg.display();
endfunction : gen cfg
//-----
// Build the environment objects for this test
// Note that objects are built for every channel,
// even if they are not used. This reduces null handle bugs.
function void Environment::build();
 cpu = new(mif, cfq);
 gen = new[numRx];
 drv = new[numRx];
 gen2drv = new[numRx];
 drv2gen = new[numRx];
 scb = new(cfg);
 cov = new();
 // Build generators
 foreach(gen[i]) begin
   gen2drv[i] = new();
```

```
gen[i] = new(gen2drv[i], drv2gen[i],
                cfg.cells per chan[i], i);
   drv[i] = new(gen2drv[i], drv2gen[i], Rx[i], i);
 end
 // Build monitors
 mon = new[numTx];
 foreach (mon[i])
   mon[i] = new(Tx[i], i);
 // Connect scoreboard to drivers & monitors with callbacks
 begin
    Scb Driver cbs sdc = new(scb);
   Scb Monitor cbs smc = new(scb);
   foreach (drv[i]) drv[i].cbsq.push back(sdc);
    foreach (mon[i]) mon[i].cbsq.push back(smc);
 end
 // Connect coverage to monitor with callbacks
 begin
   Cov Monitor cbs smc = new(cov);
   foreach (mon[i])
    mon[i].cbsq.push back(smc);
  end
endfunction : build
//-----
// Start the transactors: generators, drivers, monitors
// Channels that are not in use don't get started
task Environment::run();
  int num gen running;
 // The CPU interface initializes before anyone else
 cpu.run();
 num gen running = numRx;
 // For each input RX channel, start generator and driver
  foreach(gen[i]) begin
   int j=i; // Automatic var holds index in spawned threads
   fork
     begin
       if (cfg.in use Rx[j])
         gen[j].run();
                               // Wait for generator to finish
       num gen running--;// Decrement driver count
     if (cfg.in use Rx[j]) drv[j].run();
    join none
 end
```

```
// For each output TX channel, start monitor
 foreach(mon[i]) begin
   int j=i;
              // Automatic var holds index in spawned threads
   fork
     mon[i].run();
   join none
 end
 // Wait for all generators to finish, or time-out
 fork : timeout block
   wait (num gen running == 0);
   begin
     repeat (1 000 000) @(Rx[0].cbr);
     $display("@%0t: %m ERROR: Generator timeout ", $time);
     cfq.nErrors++;
   end
 join any
 disable timeout block;
 // Wait for the data to flow through switch, into monitors,
 // and scoreboards
 repeat (1 000) @(Rx[0].cbr);
endtask : run
//-----
// Post-run cleanup / reporting
function void Environment::wrap up();
 $display("@%0t: End of sim, %0d errors, %0d warnings",
          $time, cfg.nErrors, cfg.nWarnings);
 scb.wrap up();
endfunction : wrap up
```

The method Environment::build in Sample 11.6 connects the scoreboard to the driver and monitor with the callback class, which is shown in Sample 11.7, Scb\_Driver\_cbs. This class sends the expected values to the scoreboard. The base driver callback class, Driver\_cbs, is shown in Sample 11.20.

Sample 11.7 Callback class connects driver and scoreboard

```
class Scb_Driver_cbs extends Driver_cbs;
   Scoreboard scb;

function new(input Scoreboard scb);
   this.scb = scb;
endfunction : new

// Send received cell to scoreboard
   virtual task post_tx(input Driver drv,
        input UNI_cell c);
        scb.save_expected(c);
   endtask : post_tx
endclass : Scb_Driver_cbs
```

The callback class in Sample 11.8, Scb\_Monitor\_cbs, connects the monitor with the scoreboard. The base monitor callback class, Monitor\_cbs, is shown in Sample 11.21.

Sample 11.8 Callback class connects monitor and scoreboard

The environment connects the monitor to the coverage class with the final callback class, Cov Monitor cbs, shown in Sample 11.9.

Sample 11.9 Callback class connects the monitor and coverage

The random configuration class header is shown in Sample 11.10. It starts with nCells, a random value for the total number of cells that flow through the system. The constraint  $c_nCells_valid$  ensures that the number of cells is valid by being greater than zero, whereas  $c_nCells_reasonable$  limits the test to a reasonable size, 1000 cells. You can disable or override this if you want longer tests.

Next is a dynamic bit array, in\_use\_Rx, to specify which Rx channels into the switch are active. This is used in Sample 11.6 in the run method so that only active channels run.

The array cells\_per\_chan is used to randomly divide the total number of cells across the active channels. The constraint zero\_unused\_channels sets the number of cells to zero for inactive channels. To help the solver, the active channel mask is solved before dividing up the cells between channels. Otherwise, a channel would be inactive only if the number of cells assigned to it was zero, which is very unlikely.

### Sample 11.10 Environment configuration class

```
class Config;
  int nErrors, nWarnings; // Number of errors, warnings
  bit [31:0] numRx, numTx; // Copy of parameters
  rand bit [31:0] nCells; // Total cells
  constraint c nCells valid
     {nCells > 0; }
  constraint c nCells reasonable
     {nCells < 1000; }
                        // Input / output channel enabled
  rand bit in use Rx[];
  constraint c in use valid
    {in use Rx.sum() > 0; }
                            // At least one RX is enabled
  rand bit [31:0] cells per chan[];
  constraint c sum ncells sum // Split cells over all channels
    {cells per chan.sum() == nCells;} // Total number of cells
  // Set the cell count to zero for any channel not in use
  constraint zero unused channels
    {foreach (cells per chan[i])
      {
       // Needed for even dist of in use
       solve in use Rx[i] before cells per chan[i];
       if (in use Rx[i])
         cells per chan[i] inside {[1:nCells]};
       else cells per chan[i] == 0;
      }
    }
  extern function new(input bit [31:0] numRx, numTx);
  extern virtual function void display(input string prefix="");
endclass : Config
```

The cell rewriting and forwarding configuration type is shown in Sample 11.11.

```
Sample 11.11 Cell configuration type
typedef struct packed {
  bit [`TxPorts-1:0] FWD;
  bit [11:0] VPI;
} CellCfgType;
```

The methods for the configuration class are shown in Sample 11.12

### Sample 11.12 Configuration class methods

The ATM switch accepts UNI formatted cells and sends out NNI formatted cells. These cells are sent through both an OOP testbench and a structural design, so they are defined using <code>typedef</code>. The major difference between the two formats is that the UNI's GFC and VPI field are merged into the NNI's VPI. The definitions in Sample 11.13 through 11.15 are from Sutherland [2006].

### Sample 11.13 UNI cell format

```
typedef struct packed {
  bit
             [3:0]
                    GFC;
  bit
             [7:0]
                    VPI;
  bit
             [15:0] VCI;
  bit
                    CLP;
  bit
             [2:0] PT;
  bit
             [7:0] HEC;
  bit [0:47] [7:0] Payload;
} uniType;
```

### Sample 11.14 NNI cell format

The UNI and NNI cells are merged with a byte memory to form a universal type, shown in Sample 11.15.

# Sample 11.15 ATMCellType typedef union packed { uniType uni; nniType nni;

} ATMCellType;

bit [0:52] [7:0] Mem;

The testbench generates constrained random ATM cells, shown in Sample 11.16, that are extended from the BaseTr class, defined in Sample 8.24.

### Sample 11.16 UNI\_cell definition

```
class UNI cell extends BaseTr;
 // Physical fields
 rand bit
                [3:0]
                        GFC;
 rand bit
                 [7:0] VPI;
 rand bit
                 [15:0] VCI;
 rand bit
                        CLP:
 rand bit
                 [2:0] PT;
      bit
                  [7:0] HEC;
 rand bit [0:47] [7:0] Payload;
  // Meta-data fields
 static bit [7:0] syndrome[0:255];
 static bit syndrome not generated = 1;
 extern function new();
 extern function void post randomize();
 extern virtual function bit compare(input BaseTr to);
 extern virtual function void display(input string prefix="");
 extern virtual function BaseTr copy(input BaseTr to=null);
 extern virtual function void pack(output ATMCellType to);
 extern virtual function void unpack(input ATMCellType from);
 extern function NNI cell to NNI();
 extern function void generate syndrome();
 extern function bit [7:0] hec (bit [31:0] hdr);
endclass : UNI cell
```

Sample 11.17 shows the methods for the UNI cell.

```
Sample 11.17 UNI_cell methods
function UNI cell::new();
  if (syndrome not generated)
    generate syndrome();
endfunction : new
// Compute the HEC value after all other data has been chosen
function void UNI cell::post randomize();
  HEC = hec({GFC, VPI, VCI, CLP, PT});
endfunction : post randomize
// Compare this cell with another
// This could be improved by telling what field mismatched
function bit UNI cell::compare(input BaseTr to);
  UNI cell c;
  $cast(c, to);
  if (this.GFC != c.GFC)
                                return 0;
  if (this.VPI != c.VPI)
                                return 0;
  if (this.VCI != c.VCI)
                                return 0;
  if (this.CLP != c.CLP)
                                return 0;
  if (this.PT != c.PT)
                                return 0;
  if (this.HEC != c.HEC) return 0;
  if (this.Payload != c.Payload) return 0;
  return 1;
endfunction : compare
// Print a "pretty" version of this object
function void UNI cell::display(input string prefix);
  ATMCellType p;
  $display("%sUNI id:%0d GFC=%x, VPI=%x, VCI=%x, CLP=%b, PT=%x,
HEC=%x, Payload[0]=%x",
           prefix, id, GFC, VPI, VCI, CLP, PT, HEC, Payload[0]);
  this.pack(p);
  $write("%s", prefix);
  foreach (p.Mem[i]) $write("%x ", p.Mem[i]);
  $display;
endfunction : display
// Make a copy of this object
function BaseTr UNI cell::copy(input BaseTr to);
  if (to == null) copy = new();
  else
                 $cast(copy, to);
```

```
copy.GFC
             = this.GFC;
             = this.VPI;
 copy.VPI
 copy.VCI
              = this.VCI;
 copy.CLP
             = this.CLP;
              = this.PT;
 copy.PT
 copy.HEC = this.HEC;
 return copy;
endfunction : copy
// Pack this object's properties into a byte array
function void UNI cell::pack(output ATMCellType to);
  to.uni.GFC = this.GFC;
  to.uni.VPI
                = this.VPI;
  to.uni.VCI
                = this.VCI;
 to.uni.CLP
                = this.CLP;
  to.uni.PT
                = this.PT;
 to.uni.HEC = this.HEC;
  to.uni.Payload = this.Payload;
endfunction : pack
// Unpack a byte array into this object
function void UNI cell::unpack(input ATMCellType from);
 this.GFC = from.uni.GFC;
this.VPI = from.uni.VPI;
 this.VCI = from.uni.VCI;
this.CLP = from.uni.CLP;
 this.PT = from.uni.PT;
this.HEC = from.uni.HEC;
  this.Payload = from.uni.Payload;
endfunction : unpack
// Generate a NNI cell from an UNI cell - used in scoreboard
function NNI cell UNI cell::to NNI();
 NNI cell copy;
 copy = new();
            = this.VPI; // NNI has wider VPI
 copy.VPI
 copy.VCI
copy.CLP
             = this.VCI;
             = this.CLP;
              = this.PT;
 copy.PT
 copy.HEC = this.HEC;
 copy.Payload = this.Payload;
 return copy;
endfunction : to NNI
```

```
// Generate the syndrome array, which is used to compute HEC
function void UNI cell::generate syndrome();
   bit [7:0] sndrm;
   for (int i = 0; i < 256; i = i + 1) begin
      sndrm = i;
      repeat (8) begin
         if (sndrm[7] === 1'b1)
           sndrm = (sndrm << 1) ^ 8'h07;</pre>
         else
           sndrm = sndrm << 1;</pre>
      syndrome[i] = sndrm;
   end
   syndrome not generated = 0;
endfunction : generate syndrome
// Compute the HEC value for this object
function bit [7:0] UNI cell::hec (input bit [31:0] hdr);
   hec = 8'h00;
   repeat (4) begin
      hec = syndrome[hec ^ hdr[31:24]];
      hdr = hdr << 8;
   hec = hec ^ 8'h55;
endfunction : hec
```

The NNI\_cell class is almost identical to UNI\_cell, except that it does not have a GFC field, or a method to convert to a UNI cell.

Sample 11.18 shows the UNI cells random atomic generator, as originally shown in Section 8.2. The generator randomizes the blueprint instance of the UNI cell, and then sends out a copy of the cell to the driver.

### Sample 11.18 UNI\_generator class

```
class UNI generator;
  UNI cell blueprint; // Blueprint for generator
  mailbox gen2drv; // Mailbox to driver for cells
  event
           drv2gen;
                      // Event from driver when done with cell
           nCells;  // Num cells for this generator to create
PortID;  // Which Rx port are we generating?
  int
  int
  function new(input mailbox gen2drv,
               input event drv2gen,
                input int nCells, PortID);
    this.gen2drv = gen2drv;
    this.drv2gen = drv2gen;
    this.nCells = nCells;
    this.PortID = PortID;
    blueprint = new();
  endfunction : new
  task run();
    UNI cell c;
    repeat (nCells) begin
      `SV RAND CHECK(blueprint.randomize());
      $cast(c, blueprint.copy());
      c.display($sformatf("@%0t: Gen%0d: ", $time, PortID));
      gen2drv.put(c);
      @drv2gen;// Wait for driver to finish with it
    end
  endtask : run
endclass : UNI generator
```

Sample 11.19 shows the Driver class that sends UNI cells into the ATM switch. This class uses the driver callbacks in Sample 11.20. Note that there is a circular relationship here. The Driver class has a queue of Driver\_cbs objects, and the pre\_tx() and post\_tx() methods in Driver\_cbs are passed Driver objects. When you compile the two classes, you may need either typedef class Driver; before the Driver\_cbs class definition, or typedef class Driver\_cbs; before the Driver class definition.

```
Driver cbs cbsq[$]; // Queue of callback objects
  int PortID:
  extern function new(input mailbox gen2drv,
                       input event drv2gen,
                       input vUtopiaRx Rx,
                       input int PortID);
  extern task run();
  extern task send (input UNI cell c);
endclass : Driver
// new(): Construct a driver object
function Driver::new(input mailbox gen2drv,
                     input event drv2gen,
                     input vUtopiaRx Rx,
                      input int PortID);
  this.gen2drv = gen2drv;
  this.drv2gen = drv2gen;
  this.Rx
              = Rx;
  this.PortID = PortID;
endfunction : new
// run(): Run the driver.
// Get transaction from generator, send into DUT
task Driver::run();
  UNI cell c;
  bit drop = 0;
  // Initialize ports
  Rx.cbr.data <= 0;</pre>
  Rx.cbr.soc <= 0;</pre>
  Rx.cbr.clav <= 0;</pre>
  forever begin
    // Read the cell at the front of the mailbox
    gen2drv.peek(c);
    begin: Tx
      // Pre-transmit callbacks
      foreach (cbsq[i]) begin
        cbsq[i].pre tx(this, c, drop);
        if (drop) disable Tx; // Don't transmit this cell
      end
    c.display($sformatf("@%0t: Drv%0d: ", $time, PortID));
    send(c);
```

```
// Post-transmit callbacks
    foreach (cbsq[i])
      cbsq[i].post tx(this, c);
    end : Tx
    gen2drv.get(c); // Remove cell from the mailbox
    ->drv2gen; // Tell the generator we are done with this cell
endtask : run
// send(): Send a cell into the DUT
task Driver::send(input UNI cell c);
  ATMCellType Pkt;
  c.pack(Pkt);
  $write("Sending cell: ");
  foreach (Pkt.Mem[i])
  $write("%x ", Pkt.Mem[i]); $display;
  // Iterate thru bytes of cell
  @(Rx.cbr);
  Rx.cbr.clav <= 1;</pre>
  for (int i=0; i<=52; i++) begin
    // If not enabled, loop
    while (Rx.cbr.en === 1'b1) @(Rx.cbr);
    // Assert Start Of Cell, assert enable, send byte 0 (i==0)
    Rx.cbr.soc <= (i == 0);
    Rx.cbr.data <= Pkt.Mem[i];</pre>
    @(Rx.cbr);
  end
  Rx.cbr.soc <= 'z;</pre>
  Rx.cbr.data <= 8'bx;</pre>
  Rx.cbr.clav <= 0;</pre>
endtask
```

Sample 11.20 shows the driver callback class which has simple callbacks that are called before & after a cell is transmitted. This class has empty tasks, which are used by default. A test case can extend this class to inject new behavior in the driver without having to change any code in the driver

### Sample 11.20 Driver callback class

The Monitor class in Sample 11.21 has a very simple callback, with just one task that is called after a cell is received.

```
Sample 11.21 Monitor callback class
```

Sample 11.22 shows the Monitor class. Like the Driver class, this uses a typedef to break the circular compile dependency with Monitor cbs.

```
Sample 11.22 The Monitor class
```

```
this.PortID = PortID;
endfunction : new
// run(): Run the monitor
task Monitor::run();
  NNI cell c;
  forever begin
    receive(c);
    foreach (cbsq[i])
      cbsq[i].post rx(this, c); // Post-receive callback
  end
endtask : run
// receive(): Read cell from the DUT, pack into a NNI cell
task Monitor::receive(output NNI cell cell);
  ATMCellType Pkt;
  Tx.cbt.clav <= 1;</pre>
  while (Tx.cbt.soc !== 1'b1 && Tx.cbt.en !== 1'b0)
    @(Tx.cbt);
  for (int i=0; i<=52; i++) begin
    // If not enabled, loop
    while (Tx.cbt.en !== 1'b0) @(Tx.cbt);
    Pkt.Mem[i] = Tx.cbt.data;
    @(Tx.cbt);
  end
  Tx.cbt.clav <= 0;</pre>
  c = new();
  c.unpack(Pkt);
  c.display($sformatf("@%0t: Mon%0d: ", $time, PortID));
endtask : receive
```

The scoreboard in Sample 11.23 gets expected cells from the driver through the function <code>save\_expected</code>, and the cells actually received by the monitor with the function <code>check\_actual</code>. The function <code>save\_expected()</code> is called from the callback <code>Scb\_Driver\_cbs::post\_tx()</code>, shown in Sample 11.7. The function <code>check\_actual()</code> is called from <code>Scb\_Monitor\_cbs::post\_rx()</code> in Sample 11.8.

### Sample 11.23 The Scoreboard class

```
class Expect cells;
  NNI cell q[$];
  int iexpect, iactual;
endclass : Expect_cells
class Scoreboard:
  Config cfg;
  Expect cells expect cells[];
  NNI cell cellq[$];
  int iexpect, iactual;
  extern function new(Config cfg);
  extern virtual function void wrap up();
  extern function void save expected(UNI cell ucell);
  extern function void check actual (input NNI cell c,
                                     input int portn);
  extern function void display(string prefix="");
endclass : Scoreboard
function Scoreboard::new(input Config cfg);
  this.cfg = cfg;
  expect cells = new[NumTx];
  foreach (expect cells[i])
    expect cells[i] = new();
endfunction : Scoreboard
function void Scoreboard::save expected(input UNI cell ucell);
  NNI cell ncell = ucell.to NNI;
  CellCfgType CellCfg = top.squat.lut.read(ncell.VPI);
  $display("@%0t: Scb save: VPI=%0x, Forward=%b",
           $time, ncell.VPI, CellCfg.FWD);
  ncell.display($sformatf("@%0t: Scb save: ", $time));
  // Find all Tx ports where this cell will be forwarded
  for (int i=0; i<NumTx; i++)</pre>
    if (CellCfg.FWD[i]) begin
      expect_cells[i].q.push_back(ncell); // Save cell in this q
      expect cells[i].iexpect++;
      iexpect++;
endfunction : save_expected
```

```
function void Scoreboard::check actual(input NNI cell c,
                                        input int portn);
  NNI cell match;
  int match idx;
  c.display($sformatf("@%0t: Scb check: ", $time));
  if (expect cells[portn].q.size() == 0) begin
    $display("@%0t: ERROR: %m cell not found, SCB TX%0d empty",
             $time, portn);
    c.display("Not Found: ");
    cfq.nErrors++;
    return;
  end
  expect cells[portn].iactual++;
  iactual++;
  foreach (expect cells[portn].q[i]) begin
    if (expect cells[portn].q[i].compare(c)) begin
      $display("@%0t: Match found for cell", $time);
      expect cells[portn].q.delete(i);
      return:
    end
  end
  $display("@%0t: ERROR: %m cell not found", $time);
  c.display("Not Found: ");
  cfq.nErrors++;
endfunction : check actual
// Print end of simulation report
function void Scoreboard::wrap up();
  $display("@%0t: %m %0d expected cells, %0d actual cells rcvd",
           $time, iexpect, iactual);
  // Look for leftover cells
  foreach (expect cells[i]) begin
    if (expect cells[i].q.size()) begin
      $display("@%0t: %m cells in SCB Tx[%0d] at end of test",
               $time, i);
      this.display("Unclaimed: ");
      cfg.nErrors++;
    end
endfunction : wrap up
```

Sample 11.24 shows the class used to gather functional coverage. Since the coverage only looks at data in a single class, the cover group is defined and instantiated inside the Coverage class. The data values are read by the class's sample() method, then the cover group's sample() method is called to record the values.

Sample 11.24 Functional coverage class

```
class Coverage;
  bit [1:0] src;
  bit [NumTx-1:0] fwd;
  covergroup CG Forward;
    coverpoint src
      \{bins src[] = \{[0:3]\};
       option.weight = 0;}
    coverpoint fwd
      {bins fwd[] = {[1:15]}; // Ignore fwd==0
       option.weight = 0;}
    cross src, fwd;
  endgroup : CG Forward
  function new();
    CG Forward = new;
                         // Instantiate the covergroup
  endfunction : new
  // Sample input data
  function void sample(input bit [1:0] src,
                       input bit [NumTx-1:0] fwd);
    $display("@%0t: Coverage: src=%d. FWD=%b", $time, src, fwd);
    this.src = src;
    this.fwd = fwd;
    CG Forward.sample();
  endfunction : sample
endclass : Coverage
```

Sample 11.25 shows the CPU\_driver class that contains the methods to drive the CPU interface.

```
Sample 11.25 The CPU_driver class
```

```
class CPU driver;
  vCPU T mif;
  CellCfgType lookup [255:0]; // copy of look-up table
  Config cfg;
  bit [NumTx-1:0] fwd;
  extern function new(vCPU T mif, Config cfg);
  extern task Initialize Host ();
  extern task HostWrite (int a, CellCfgType d); // configure
  extern task HostRead (int a, output CellCfgType d);
  extern task run();
endclass : CPU driver
function CPU driver::new(input vCPU T mif, Config cfg);
  this.mif = mif;
  this.cfq = cfq;
endfunction : new
task CPU driver::Initialize Host();
  mif.BusMode <= 1;
 mif.Addr <= 0;
 mif.DataIn <= 0;
 mif.Sel <= 1;
 mif.Rd DS <= 1;
  mif.Wr RW <= 1;
endtask : Initialize Host
task CPU driver::HostWrite (int a, CellCfgType d); // configure
  #10 mif.Addr <= a; mif.DataIn <= d; mif.Sel <= 0;</pre>
  #10 mif.Wr RW <= 0;
  while (mif.Rdy Dtack!==0) #10;
  #10 mif.Wr RW <= 1; mif.Sel <= 1;
  while (mif.Rdy Dtack==0) #10;
endtask : HostWrite
task CPU driver::HostRead (input int a, output CellCfgType d);
  #10 mif.Addr <= a; mif.Sel <= 0;
  #10 mif.Rd DS <= 0;
  while (mif.Rdy Dtack!==0) #10;
  #10 d = mif.DataOut; mif.Rd DS <= 1; mif.Sel <= 1;</pre>
```

11.3 Alternate Tests 411

```
while (mif.Rdy Dtack==0) #10;
endtask : HostRead
task CPU driver::run();
  CellCfgType CellFwd;
  Initialize Host();
  // Configure through Host interface
  repeat (10) @(negedge clk);
  $write("Memory: Loading ... ");
  for (int i=0; i<=255; i++) begin
    CellFwd.FWD = Surandom();
`ifdef FWDALL
    CellFwd.FWD = '1
`endif
    CellFwd.VPI = i;
    HostWrite(i, CellFwd);
    lookup[i] = CellFwd;
  end
  // Verify memory
  $write("Verifying ...");
  for (int i=0; i<=255; i++) begin
    HostRead(i, CellFwd);
    if (lookup[i] != CellFwd) begin
    $display("FATAL, Mem Loc 0x%x contains 0x%x, expected 0x%x",
                  i, CellFwd, lookup[i]);
      $finish;
    end
  $display("Verified");
endtask : run
```

### 11.3 Alternate Tests

The simplest test program is shown in Sample 11.2 and runs with very few constraints. During verification, you will be creating many tests, depending on the major functionality to be tested. Each test can then be run with different seeds.

### 11.3.1 Your First Test - Just One Cell

The first test you run should probably have just one cell, such as the test in Sample 11.26. You can add a new constraint to the Config class by extending it, and then

injecting a new object into the environment before randomization. Once this test works, you can try two cells, then rewrite the constraint on the number of cells to run longer sequences.

```
Sample 11.26 Test with one cell
program automatic test
  #(parameter int NumRx = 4, parameter int NumTx = 4)
   (Utopia.TB Rx Rx[0:NumRx-1],
    Utopia.TB Tx Tx[0:NumTx-1],
    cpu ifc. Test mif,
    input logic rst, clk);
`include "environment.sv"
  Environment env:
class Config 1 cell extends Config;
  constraint one cells {nCells == 1; }
  function new(input int NumRx, NumTx);
    super.new(NumRx,NumTx);
  endfunction : new
endclass : Config 1 cells
  initial begin
    env = new(Rx, Tx, NumRx, NumTx, mif);
    begin // Just simulate for 1 cell
      Config 1 cells c1 = new(NumRx,NumTx);
      env.cfq = c1;
    end
                     // Config will have just 1 cell
    env.gen cfg();
    env.build();
    env.run();
    env.wrap up();
```

## 11.3.2 Randomly Drop Cells

endprogram // test

The next test you may run creates errors by occasionally dropping cells, as shown in Sample 11.27. You need to make a callback for the driver that sets the drop bit. Then, in the test, inject this new functionality after the driver class has been constructed during the build phase.

11.4 Conclusion 413

Sample 11.27 Test that drops cells using driver callback

```
program automatic test
  #(parameter int NumRx = 4, parameter int NumTx = 4)
   (Utopia.TB Rx Rx[0:NumRx-1],
    Utopia.TB Tx Tx[0:NumTx-1],
    cpu ifc. Test mif,
    input logic rst, clk);
`include "environment.sv"
  Environment env;
class Driver cbs drop extends Driver cbs;
  virtual task pre tx(input ATM cell cell, ref bit drop);
    // Randomly drop 1 out of every 100 transactions
    drop = (\$urandom range(0,99) == 0);
  endtask
 endclass
  initial begin
    env = new(Rx, Tx, NumRx, NumTx, mif);
    env.gen cfg();
    env.build();
                      // Create error injection callback
    begin
      Driver cbs drop dcd = new();
      env.drv.cbs.push back(dcd); // Put into driver's Q
    end
    env.run();
    env.wrap up();
  end
endprogram // test
```

### 11.4 Conclusion

This chapter shows how you can build a layered testbench, following the guidelines in this book. You can then create new tests by just modifying a single file and injecting new behavior, utilizing the hooks such as callbacks and multiple environment phases.

The testbench was able to get to 100% functional coverage of the ATM switch, at least for the basic cover group. You can use this example to explore more about SystemVerilog testbenches.

### 11.5 Exercises

- 1. In Sample 11.2, why is clk not passed into the port list of program test?
- 2. In Sample 11.6, could numRx be substituted for Rx.size()? Why or why not?
- 3. For the following code snippet from Sample 11.6, explain what is being created for each statement.

- 4. In Sample 11.9, what coverage object does the handle cov point to?
- 5. In Sample 11.17, the function UNI\_cell::copy assumes that the handle to the object UNI\_cell points to an object of class UNI\_cell as depicted in the following drawing. Draw what object the handle dst points to for the following function calls.



```
a. copy();b. copy(handle);
```

- 6. In Sample 11.18, why are the \$cast () required?
- 7. In Sample 11.19 and 11.20, why are the typedef declaration needed?
- 8. In Sample 11.19, why is peek () used first and then later a get ()?
- 9. In Sample 11.23, is the error message "...cell not found..." in the function check actual printed every time it are called? Why or why not?
- 10. Why do classes Environment, Scoreboard, and CPU\_driver all define a handle to class Config? Are 3 objects of class Config created?